summaryrefslogtreecommitdiff
path: root/ATmega48/Source/d_output.r
blob: f883bdea500120525437e3659de83a5c354459b8 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
//
// Programmer      
//
// Date init       14.12.2004
//
// Reviser         $Author:: Dktochpe                                        $
//
// Revision date   $Date:: 2-09-05 14:37                                     $
//
// Filename        $Workfile:: d_output.r                                    $
//
// Version         $Revision:: 17                                            $
//
// Archive         $Archive:: /LMS2006/Sys01/Ioctrl/Firmware/Source/d_output $
//
// Platform        C
//

#ifdef    ATMEGAX8

//        Schematics      Function      PORT
//        ----------      --------      ----
//        MAIN0                         PB0 (PD6)
//        MAPWM           OC1B          PB2 (PD5)
//        MAIN1                         PB3 (PD7)

#define   OUTPUTAFloat                  PORTB  &= ~0x0B;\
                                        DDRB   |=  0x0B;\
                                        TCCR1A &= ~0x30
                                        
#define   OUTPUTABrake                  PORTB  |=  0x0B;\
                                        DDRB   |=  0x0B;\
                                        TCCR1A &= ~0x30
                                        
#define   OUTPUTAInit                   OUTPUTABrake;\
                                        TCCR1A  =  0x01;\
                                        TCCR1B  =  0x09;\
                                        TCNT1   =  0;\
                                        OCR1B   =  0;\
                                        TIMSK1  =  0x00

#define   OUTPUTAFwdFloat(D)            OUTPUTAFloat;\
                                        DDRB   &= ~0x01;\
                                        TCCR1A |=  0x20;\
                                        OCR1B   =  D 

#define   OUTPUTAFwdBrake(D)            OUTPUTABrake;\
                                        PORTB  &= ~0x08;\
                                        DDRB   &= ~0x08;\
                                        TCCR1A |=  0x30;\
                                        OCR1B   =  D

#define   OUTPUTABwdFloat(D)            OUTPUTAFloat;\
                                        DDRB   &= ~0x08;\
                                        TCCR1A |=  0x20;\
                                        OCR1B   =  D 

#define   OUTPUTABwdBrake(D)            OUTPUTABrake;\
                                        PORTB  &= ~0x01;\
                                        DDRB   &= ~0x01;\
                                        TCCR1A |=  0x30;\
                                        OCR1B   =  D

#define   OUTPUTAExit                   OUTPUTAFloat





//        Schematics      Function      PORT
//        ----------      --------      ----
//        MBIN0                         PD6 (PB0)
//        MBPWM           OC1A          PB1 (PB1)
//        MBIN1                         PD7 (PB3)

#define   OUTPUTBFloat                  PORTD  &= ~0xE0;\
                                        DDRD   |=  0xE0;\
                                        TCCR1A &= ~0xC0
                                        
#define   OUTPUTBBrake                  PORTD  |=  0xE0;\
                                        DDRD   |=  0xE0;\
                                        TCCR1A &= ~0xC0
                                        
#define   OUTPUTBInit                   OUTPUTBBrake;\
                                        TCCR1A  =  0x01;\
                                        TCCR1B  =  0x09;\
                                        TCNT1   =  0;\
                                        OCR1A   =  0;\
                                        TIMSK1  =  0x00

#define   OUTPUTBFwdFloat(D)            OUTPUTBFloat;\
                                        DDRD   &= ~0x40;\
                                        TCCR1A |=  0x80;\
                                        OCR1A   =  D 

#define   OUTPUTBFwdBrake(D)            OUTPUTBBrake;\
                                        PORTD  &= ~0x80;\
                                        DDRD   &= ~0x80;\
                                        TCCR1A |=  0xC0;\
                                        OCR1A   =  D

#define   OUTPUTBBwdFloat(D)            OUTPUTBFloat;\
                                        DDRD   &= ~0x80;\
                                        TCCR1A |=  0x80;\
                                        OCR1A   =  D 

#define   OUTPUTBBwdBrake(D)            OUTPUTBBrake;\
                                        PORTD  &= ~0x40;\
                                        DDRD   &= ~0x40;\
                                        TCCR1A |=  0xC0;\
                                        OCR1A   =  D

#define   OUTPUTBExit                   OUTPUTBFloat



//        Schematics      Function      PORT
//        ----------      --------      ----
//        MCIN0                         PB7 (PB7)
//        MCPWM           OC0B          PD5 (PB2)
//        MCIN1                         PB6 (PB6)

#define   OUTPUTCFloat                  PORTB  &= ~0xC4;\
                                        DDRB   |=  0xC4;\
                                        TCCR0A &= ~0x30
                                        
#define   OUTPUTCBrake                  PORTB  |=  0xC4;\
                                        DDRB   |=  0xC4;\
                                        TCCR0A &= ~0x30
                                        
#define   OUTPUTCInit                   OUTPUTCBrake;\
                                        TCCR0A  =  0x03;\
                                        TCCR0B  =  0x01;\
                                        TCNT0   =  0;\
                                        OCR0B   =  0;\
                                        TIMSK0  =  0x00

#define   OUTPUTCFwdFloat(D)            OUTPUTCFloat;\
                                        DDRB   &= ~0x80;\
                                        TCCR0A |=  0x20;\
                                        OCR0B   =  D 

#define   OUTPUTCFwdBrake(D)            OUTPUTCBrake;\
                                        PORTB  &= ~0x40;\
                                        DDRB   &= ~0x40;\
                                        TCCR0A |=  0x30;\
                                        OCR0B   =  D

#define   OUTPUTCBwdFloat(D)            OUTPUTCFloat;\
                                        DDRB   &= ~0x40;\
                                        TCCR0A |=  0x20;\
                                        OCR0B   =  D 

#define   OUTPUTCBwdBrake(D)            OUTPUTCBrake;\
                                        PORTB  &= ~0x80;\
                                        DDRB   &= ~0x80;\
                                        TCCR0A |=  0x30;\
                                        OCR0B   =  D

#define   OUTPUTCExit                   OUTPUTCFloat



UBYTE     TopValue = 255;
UBYTE     BrakeMask;

void      WriteFreq(UBYTE Freq)
{
  if (Freq  >= 4)
  {
    TopValue = (UBYTE)(((ULONG)OSC / 8000L) / (ULONG)Freq);
    TCCR0B  &= ~0x0F;
    TCCR0B  |=  0x0A;

    TCCR1A  &= ~0x03;
    TCCR1A  |=  0x02;
    TCCR1B  &= ~0x1F;
    TCCR1B  |=  0x1A;
  }
  else
  {
    TopValue = (UBYTE)(((ULONG)OSC / 64000L) / (ULONG)Freq);    
    TCCR0B  &= ~0x0F;
    TCCR0B  |=  0x0B;

    TCCR1A  &= ~0x03;
    TCCR1A  |=  0x02;
    TCCR1B  &= ~0x1F;
    TCCR1B  |=  0x1B;
  }
  OCR0B    =  0;
  OCR0A    =  TopValue;
  OCR1A    =  0;
  OCR1B    =  0;
  ICR1L    =  TopValue;
  ICR1H    =  0;
}


void      OutputBrake(UBYTE No)
{
  switch (No)
  {
    case 0 :
    {
      OUTPUTABrake;
    }
    break;
    
    case 1 :
    {
      OUTPUTBBrake;
    }
    break;
    
    case 2 :
    {
      OUTPUTCBrake;
    }
    break;
    
  }
}

void      OutputFloat(UBYTE No)
{
  switch (No)
  {
    case 0 :
    {
      OUTPUTAFloat;
    }
    break;
    
    case 1 :
    {
      OUTPUTBFloat;
    }
    break;
    
    case 2 :
    {
      OUTPUTCFloat;
    }
    break;
    
  }
}

void      OutputFwdBrake(UBYTE No,UBYTE Pwm)
{
  switch (No)
  {
    case 0 :
    {
      OUTPUTAFwdBrake(Pwm);
    }
    break;
    
    case 1 :
    {
      OUTPUTBFwdBrake(Pwm);
    }
    break;
    
    case 2 :
    {
      OUTPUTCFwdBrake(Pwm);
    }
    break;
    
  }
}

void      OutputBwdBrake(UBYTE No,UBYTE Pwm)
{
  switch (No)
  {
    case 0 :
    {
      OUTPUTABwdBrake(Pwm);
    }
    break;
    
    case 1 :
    {
      OUTPUTBBwdBrake(Pwm);
    }
    break;
    
    case 2 :
    {
      OUTPUTCBwdBrake(Pwm);
    }
    break;
    
  }
}

void      OutputFwdFloat(UBYTE No,UBYTE Pwm)
{
  switch (No)
  {
    case 0 :
    {
      OUTPUTAFwdFloat(Pwm);
    }
    break;
    
    case 1 :
    {
      OUTPUTBFwdFloat(Pwm);
    }
    break;
    
    case 2 :
    {
      OUTPUTCFwdFloat(Pwm);
    }
    break;
    
  }
}

void      OutputBwdFloat(UBYTE No,UBYTE Pwm)
{
  switch (No)
  {
    case 0 :
    {
      OUTPUTABwdFloat(Pwm);
    }
    break;
    
    case 1 :
    {
      OUTPUTBBwdFloat(Pwm);
    }
    break;
    
    case 2 :
    {
      OUTPUTCBwdFloat(Pwm);
    }
    break;
    
  }
}

void      OutputWrite(UBYTE No,SBYTE Duty)
{
  UBYTE   Pwm;
  
  if (No < NOS_OF_AVR_OUTPUTS)
  {  
    if (Duty < 0)
    {
      Pwm = (UBYTE)(0 - Duty);
    }
    else
    {
      Pwm = (UBYTE)Duty;
    }
    Pwm = (UBYTE)(((UWORD)Pwm * (UWORD)TopValue) / 100);
    

    if ((BrakeMask & (0x01 << No)))
    {
      if (Duty)
      {
        if (Duty > 0)
        {
          OutputFwdBrake(No,Pwm);
        }
        else
        {
          OutputBwdBrake(No,Pwm);
        }
      }
      else
      {
        OutputBrake(No);
      }
    }
    else
    {
      if (Duty)
      {
        if (Duty > 0)
        {
          OutputFwdFloat(No,Pwm);
        }
        else
        {
          OutputBwdFloat(No,Pwm);
        }
      }
      else
      {
        OutputFloat(No);
      }
    }
  }
}



#define   OUTPUTInit                    OUTPUTAInit;\
                                        OUTPUTBInit;\
                                        OUTPUTCInit;\
                                        BrakeMask = 0xFF

#define   OUTPUTWriteBrakeMask(M)       BrakeMask = M

#define   OUTPUTWrite(No,Duty)          OutputWrite(No,Duty)

#define   OUTPUTFreq(Freq)              WriteFreq(Freq)

#define   OUTPUTUpdate

#define   OUTPUTExit                    OUTPUTAExit;\
                                        OUTPUTBExit;\
                                        OUTPUTCExit

#endif