aboutsummaryrefslogtreecommitdiff
path: root/include/libopencm3/lpc43xx/cgu.h
diff options
context:
space:
mode:
Diffstat (limited to 'include/libopencm3/lpc43xx/cgu.h')
-rw-r--r--include/libopencm3/lpc43xx/cgu.h92
1 files changed, 46 insertions, 46 deletions
diff --git a/include/libopencm3/lpc43xx/cgu.h b/include/libopencm3/lpc43xx/cgu.h
index 73dbfe5..bf2967a 100644
--- a/include/libopencm3/lpc43xx/cgu.h
+++ b/include/libopencm3/lpc43xx/cgu.h
@@ -26,141 +26,141 @@
/* --- CGU registers ------------------------------------------------------- */
/* Frequency monitor register */
-#define CGU_FREQ_MON (CGU_BASE + 0x014)
+#define CGU_FREQ_MON MMIO32(CGU_BASE + 0x014)
/* Crystal oscillator control register */
-#define CGU_XTAL_OSC_CTRL (CGU_BASE + 0x018)
+#define CGU_XTAL_OSC_CTRL MMIO32(CGU_BASE + 0x018)
/* PLL0USB status register */
-#define CGU_PLL0USB_STAT (CGU_BASE + 0x01C)
+#define CGU_PLL0USB_STAT MMIO32(CGU_BASE + 0x01C)
/* PLL0USB control register */
-#define CGU_PLL0USB_CTRL (CGU_BASE + 0x020)
+#define CGU_PLL0USB_CTRL MMIO32(CGU_BASE + 0x020)
/* PLL0USB M-divider register */
-#define CGU_PLL0USB_MDIV (CGU_BASE + 0x024)
+#define CGU_PLL0USB_MDIV MMIO32(CGU_BASE + 0x024)
/* PLL0USB N/P-divider register */
-#define PLL0USB_NP_DIV (CGU_BASE + 0x028)
+#define PLL0USB_NP_DIV MMIO32(CGU_BASE + 0x028)
/* PLL0AUDIO status register */
-#define PLL0AUDIO_STAT (CGU_BASE + 0x02C)
+#define PLL0AUDIO_STAT MMIO32(CGU_BASE + 0x02C)
/* PLL0AUDIO control register */
-#define PLL0AUDIO_CTRL (CGU_BASE + 0x030)
+#define PLL0AUDIO_CTRL MMIO32(CGU_BASE + 0x030)
/* PLL0AUDIO M-divider register */
-#define PLL0AUDIO_MDIV (CGU_BASE + 0x034)
+#define PLL0AUDIO_MDIV MMIO32(CGU_BASE + 0x034)
/* PLL0AUDIO N/P-divider register */
-#define PLL0AUDIO_NP_DIV (CGU_BASE + 0x038)
+#define PLL0AUDIO_NP_DIV MMIO32(CGU_BASE + 0x038)
/* PLL0AUDIO fractional divider register */
-#define PLLAUDIO_FRAC (CGU_BASE + 0x03C)
+#define PLLAUDIO_FRAC MMIO32(CGU_BASE + 0x03C)
/* PLL1 status register */
-#define PLL1_STAT (CGU_BASE + 0x040)
+#define PLL1_STAT MMIO32(CGU_BASE + 0x040)
/* PLL1 control register */
-#define PLL1_CTRL (CGU_BASE + 0x044)
+#define PLL1_CTRL MMIO32(CGU_BASE + 0x044)
/* Integer divider A control register */
-#define IDIVA_CTRL (CGU_BASE + 0x048)
+#define IDIVA_CTRL MMIO32(CGU_BASE + 0x048)
/* Integer divider B control register */
-#define IDIVB_CTRL (CGU_BASE + 0x04C)
+#define IDIVB_CTRL MMIO32(CGU_BASE + 0x04C)
/* Integer divider C control register */
-#define IDIVC_CTRL (CGU_BASE + 0x050)
+#define IDIVC_CTRL MMIO32(CGU_BASE + 0x050)
/* Integer divider D control register */
-#define IDIVD_CTRL (CGU_BASE + 0x054)
+#define IDIVD_CTRL MMIO32(CGU_BASE + 0x054)
/* Integer divider E control register */
-#define IDIVE_CTRL (CGU_BASE + 0x058)
+#define IDIVE_CTRL MMIO32(CGU_BASE + 0x058)
/* Output stage 0 control register */
-#define BASE_SAFE_CLK (CGU_BASE + 0x05C)
+#define BASE_SAFE_CLK MMIO32(CGU_BASE + 0x05C)
/* Output stage 1 control register for base clock */
-#define BASE_USB0_CLK (CGU_BASE + 0x060)
+#define BASE_USB0_CLK MMIO32(CGU_BASE + 0x060)
/* Output stage 2 control register for base clock */
-#define BASE_PERIPH_CLK (CGU_BASE + 0x064)
+#define BASE_PERIPH_CLK MMIO32(CGU_BASE + 0x064)
/* Output stage 3 control register for base clock */
-#define BASE_USB1_CLK (CGU_BASE + 0x068)
+#define BASE_USB1_CLK MMIO32(CGU_BASE + 0x068)
/* Output stage 4 control register for base clock */
-#define BASE_M4_CLK (CGU_BASE + 0x06C)
+#define BASE_M4_CLK MMIO32(CGU_BASE + 0x06C)
/* Output stage 5 control register for base clock */
-#define BASE_SPIFI_CLK (CGU_BASE + 0x070)
+#define BASE_SPIFI_CLK MMIO32(CGU_BASE + 0x070)
/* Output stage 6 control register for base clock */
-#define BASE_SPI_CLK (CGU_BASE + 0x074)
+#define BASE_SPI_CLK MMIO32(CGU_BASE + 0x074)
/* Output stage 7 control register for base clock */
-#define BASE_PHY_RX_CLK (CGU_BASE + 0x078)
+#define BASE_PHY_RX_CLK MMIO32(CGU_BASE + 0x078)
/* Output stage 8 control register for base clock */
-#define BASE_PHY_TX_CLK (CGU_BASE + 0x07C)
+#define BASE_PHY_TX_CLK MMIO32(CGU_BASE + 0x07C)
/* Output stage 9 control register for base clock */
-#define BASE_APB1_CLK (CGU_BASE + 0x080)
+#define BASE_APB1_CLK MMIO32(CGU_BASE + 0x080)
/* Output stage 10 control register for base clock */
-#define BASE_APB3_CLK (CGU_BASE + 0x084)
+#define BASE_APB3_CLK MMIO32(CGU_BASE + 0x084)
/* Output stage 11 control register for base clock */
-#define BASE_LCD_CLK (CGU_BASE + 0x088)
+#define BASE_LCD_CLK MMIO32(CGU_BASE + 0x088)
/* Output stage 12 control register for base clock */
-#define BASE_VADC_CLK (CGU_BASE + 0x08C)
+#define BASE_VADC_CLK MMIO32(CGU_BASE + 0x08C)
/* Output stage 13 control register for base clock */
-#define BASE_SDIO_CLK (CGU_BASE + 0x090)
+#define BASE_SDIO_CLK MMIO32(CGU_BASE + 0x090)
/* Output stage 14 control register for base clock */
-#define BASE_SSP0_CLK (CGU_BASE + 0x094)
+#define BASE_SSP0_CLK MMIO32(CGU_BASE + 0x094)
/* Output stage 15 control register for base clock */
-#define BASE_SSP1_CLK (CGU_BASE + 0x098)
+#define BASE_SSP1_CLK MMIO32(CGU_BASE + 0x098)
/* Output stage 16 control register for base clock */
-#define BASE_UART0_CLK (CGU_BASE + 0x09C)
+#define BASE_UART0_CLK MMIO32(CGU_BASE + 0x09C)
/* Output stage 17 control register for base clock */
-#define BASE_UART1_CLK (CGU_BASE + 0x0A0)
+#define BASE_UART1_CLK MMIO32(CGU_BASE + 0x0A0)
/* Output stage 18 control register for base clock */
-#define BASE_UART2_CLK (CGU_BASE + 0x0A4)
+#define BASE_UART2_CLK MMIO32(CGU_BASE + 0x0A4)
/* Output stage 19 control register for base clock */
-#define BASE_UART3_CLK (CGU_BASE + 0x0A8)
+#define BASE_UART3_CLK MMIO32(CGU_BASE + 0x0A8)
/* Output stage 20 control register for base clock */
-#define BASE_OUT_CLK (CGU_BASE + 0x0AC)
+#define BASE_OUT_CLK MMIO32(CGU_BASE + 0x0AC)
/* Reserved output stage */
-#define OUTCLK_21_CTRL (CGU_BASE + 0x0B0)
+#define OUTCLK_21_CTRL MMIO32(CGU_BASE + 0x0B0)
/* Reserved output stage */
-#define OUTCLK_22_CTRL (CGU_BASE + 0x0B4)
+#define OUTCLK_22_CTRL MMIO32(CGU_BASE + 0x0B4)
/* Reserved output stage */
-#define OUTCLK_23_CTRL (CGU_BASE + 0x0B8)
+#define OUTCLK_23_CTRL MMIO32(CGU_BASE + 0x0B8)
/* Reserved output stage */
-#define OUTCLK_24_CTRL (CGU_BASE + 0x0BC)
+#define OUTCLK_24_CTRL MMIO32(CGU_BASE + 0x0BC)
/* Output stage 25 control register for base clock */
-#define BASE_APLL_CLK (CGU_BASE + 0x0C0)
+#define BASE_APLL_CLK MMIO32(CGU_BASE + 0x0C0)
/* Output stage 26 control CLK register for base clock */
-#define BASE_CGU_OUT0_CLK (CGU_BASE + 0x0C4)
+#define BASE_CGU_OUT0_CLK MMIO32(CGU_BASE + 0x0C4)
/* Output stage 27 control CLK register for base clock */
-#define BASE_CGU_OUT1_CLK (CGU_BASE + 0x0C8)
+#define BASE_CGU_OUT1_CLK MMIO32(CGU_BASE + 0x0C8)
#endif